### 0.25- $\Omega$ Low-Voltage Dual SPDT Analog Switch

## DESCRIPTION

The DG3535/DG3536 is a sub $1 \Omega(0.25 \Omega$ at 2.7 V$)$ dual SPDT analog switches designed for low voltage applications.
The DG3535/DG3536 has on-resistance matching (less than $0.05 \Omega$ at 2.7 V ) and flatness (less than $0.2 \Omega$ at 2.7 V ) that are guaranteed over the entire voltage range. Additionally, low logic thresholds makes the DG3535/ DG3536 an ideal interface to low voltage DSP control signals.
The DG3535/DG3536 has fast switching speed with break-before-make guaranteed. In the On condition, all switching elements conduct equally in both directions. Off-isolation and crosstalk is -69 dB at 100 kHz .
The DG3535/DG3536 is built on Vishay Siliconix's highdensity low voltage CMOS process. An eptiaxial layer is built in to prevent latchup. The DG3535/DG3536 contains the additional benefit of 2000 V ESD protection.
As a committed partner to the community and the environment, Vishay Siliconix manufactures this product with the lead (Pb)-free device terminations. For MICRO FOOT analog switching products manufactured with tin/ silver/copper (SnAgCu) device terminations, the lead (Pb)-free "-E1" suffix is being used as a designator.

## FEATURES

- Low Voltage Operation
- Low On-Resistance - ron: $0.25 \Omega$ at 2.7 V
-     - 69 dB OIRR at $2.7 \mathrm{~V}, 100 \mathrm{kHz}$
- MICRO FOOT ${ }^{\circledR}$ Package
- ESD Protection > 2000 V


## BENEFITS

- Reduced Power Consumption
- High Accuracy
- Reduce Board Space
- 1.6 V Logic Compatible
- High Bandwidth


## APPLICATIONS

- Cellular Phones
- Speaker Headset Switching
- Audio and Video Signal Routing
- PCMCIA Cards
- Battery Operated Systems
- Relay Replacement

FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION


## Vishay Siliconix

| ABSOLUTE MAXIMUM RATINGS |  |  |  |
| :---: | :---: | :---: | :---: |
| Parameter |  | Limit | Unit |
| Reference V+ to GND |  | - 0.3 to +6 | V |
| IN, COM, NC, $\mathrm{NO}^{\text {a }}$ |  | -0.3 to (V++0.3 V) |  |
| Continuous Current (NO, NC, COM) |  | $\pm 300$ | mA |
| Peak Current (Pulsed at $1 \mathrm{~ms}, 10 \%$ |  | $\pm 500$ |  |
| Storage Temperature | (D Suffix) | - 65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Package Solder Reflow Conditions ${ }^{\text {b }}$ | IR/Convection | 250 |  |
| ESD per Method 3015.7 |  | >2 | kV |
| Power Dissipation (Packages) ${ }^{\text {c }}$ | MICRO FOOT: 10 Bump ( $4 \times 3 \mathrm{~mm})^{\text {d }}$ | 457 | mW |

## Notes:

a Signals on NC, NO, or COM or IN exceeding V+ will be clamped by internal diodes. Limit forward diode current to maximum current ratings. b Refer to IPC/JEDEC (J-STD-020B)
c All bumps welded or soldered to PC Board.
d Derate $5.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $70^{\circ} \mathrm{C}$.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| SPECIFICATIONS (V+ = 3.0 V) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Otherwise Unless Specified$\mathrm{V}+=3 \mathrm{~V}, \pm 10 \%, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V} \text { or } 1.4 \mathrm{~V}^{\mathrm{e}}$ | Temp ${ }^{\text {a }}$ | $\begin{gathered} \text { Limits } \\ -40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  | Unit |
|  |  |  |  | Min ${ }^{\text {b }}$ | Typ ${ }^{\text {c }}$ | Max ${ }^{\text {b }}$ |  |
| Analog Switch |  |  |  |  |  |  |  |
| Analog Signal Range ${ }^{\text {d }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{NO},}, \mathrm{~V}_{\mathrm{NC}}, \\ \mathrm{~V}_{\mathrm{COM}} \end{gathered}$ |  | Full | 0 |  | V+ | V |
| On-Resistance ${ }^{\text {d }}$ | ron | $\begin{gathered} \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.6 / 1.5 \mathrm{~V} \\ \mathrm{I}_{\mathrm{NO}}, \mathrm{I}_{\mathrm{NC}}=100 \mathrm{~mA} \end{gathered}$ | Room Full |  | 0.25 | $\begin{aligned} & \hline 0.4 \\ & 0.5 \end{aligned}$ | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness ${ }^{\text {d }}$ | $\mathrm{r}_{\mathrm{ON}}$ Flatness |  | Room |  |  | 0.15 |  |
| On-Resistance Match Between Channels ${ }^{\text {d }}$ | $\Delta r_{\text {DS(on) }}$ |  | Room |  |  | 0.05 |  |
| Switch Off Leakage Current | $\mathrm{I}_{\mathrm{NO} \text { (off) }}$ $I_{\mathrm{NC} \text { (off) }}$ | $\begin{gathered} \mathrm{V}_{+}=3.3 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{NO}}, \mathrm{~V}_{\mathrm{NC}}=0.3 \mathrm{~V} / 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3 \mathrm{~V} / 0.3 \mathrm{~V} \end{gathered}$ | Room Full | $\begin{aligned} & -2 \\ & -20 \end{aligned}$ |  | $\begin{gathered} 2 \\ 20 \\ \hline \end{gathered}$ | nA |
|  | $\mathrm{I}_{\text {COM(off) }}$ |  | Room Full | $\begin{aligned} & \hline-2 \\ & -20 \end{aligned}$ |  | $\begin{gathered} 2 \\ 20 \end{gathered}$ |  |
| Channel-On Leakage Current | ${ }^{\text {COM (on) }}$ | $\mathrm{V}+=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}, \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0.3 \mathrm{~V} / 3 \mathrm{~V}$ | Room Full | $\begin{gathered} \hline-2 \\ -20 \end{gathered}$ |  | $\begin{gathered} \hline 2 \\ 20 \end{gathered}$ |  |
| Digital Control |  |  |  |  |  |  |  |
| Input High Voltage ${ }^{\text {d }}$ | $\mathrm{V}_{\text {INH }}$ |  | Full | 1.4 |  |  | V |
| Input Low Voltage | $\mathrm{V}_{\text {INL }}$ |  | Full |  |  | 0.5 |  |
| Input Capacitance | $\mathrm{C}_{\text {in }}$ |  | Full |  | 10 |  | pF |
| Input Current | $\mathrm{I}_{\text {INL }}$ or $\mathrm{I}_{\text {INH }}$ | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{+}$ | Full | 1 |  | 1 | $\mu \mathrm{A}$ |


| SPECIFICATIONS (V+ = 3.0 V) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Otherwise Unless Specified$\mathrm{V}+=3 \mathrm{~V}, \pm 10 \%, \mathrm{~V}_{\mathrm{IN}}=0.5 \mathrm{~V} \text { or } 1.4 \mathrm{~V}^{\mathrm{e}}$ | Temp ${ }^{\text {a }}$ | $\begin{gathered} \text { Limits } \\ -40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ |  |  | Unit |
|  |  |  |  | Min ${ }^{\text {b }}$ | Typ ${ }^{\text {c }}$ | Max ${ }^{\text {b }}$ |  |
| Dynamic Characteristics |  |  |  |  |  |  |  |
| Turn-On Time | $\mathrm{t}_{\mathrm{ON}}$ | $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=2.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}$ | Room Full |  | 52 | $\begin{aligned} & 82 \\ & 90 \end{aligned}$ | ns |
| Turn-Off Time | $\mathrm{t}_{\text {OFF }}$ |  | Room Full |  | 43 | $\begin{aligned} & 73 \\ & 78 \end{aligned}$ |  |
| Break-Before-Make Time | $\mathrm{t}_{\mathrm{d}}$ |  | Room | 1 | 6 |  |  |
| Charge Injection ${ }^{\text {d }}$ | $Q_{\text {INJ }}$ | $\mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}, \mathrm{V}_{\mathrm{GEN}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{GEN}}=0 \Omega$ | Full |  | 21 |  | pC |
| Off-Isolation ${ }^{\text {d }}$ | OIRR | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=100 \mathrm{kHz}$ | Room |  | -69 |  | dB |
| Crosstalk ${ }^{\text {d }}$ | $\mathrm{X}_{\text {TALK }}$ |  | Room |  | -69 |  |  |
| $\mathrm{N}_{\mathrm{O}}, \mathrm{N}_{\mathrm{C}}$ Off Capacitance ${ }^{\text {d }}$ | $\mathrm{C}_{\mathrm{NO} \text { (off) }}$ | $\mathrm{V}_{\mathrm{IN}}=0$ or $\mathrm{V}+\mathrm{f}=1 \mathrm{MHz}$ | Room |  | 145 |  | pF |
|  | $\mathrm{C}_{\mathrm{NC} \text { (off) }}$ |  | Room |  | 145 |  |  |
| Channel-On Capacitance ${ }^{\text {d }}$ | $\mathrm{C}_{\mathrm{NO} \text { (on) }}$ |  | Room |  | 406 |  |  |
|  | $\mathrm{C}_{\mathrm{NC} \text { (on) }}$ |  | Room |  | 406 |  |  |
| Power Supply |  |  |  |  |  |  |  |
| Power Supply Current | I+ | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{+}$ | Room Full |  | 0.001 | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\mu \mathrm{A}$ |

Notes:
a. Room $=25^{\circ} \mathrm{C}$, Full $=$ as determined by the operating suffix.
b. Typical values are for design aid only, not guaranteed nor subject to production testing.
c. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
d. Guarantee by design, nor subjected to production test.
e. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.

FA
Vishay Siliconix
TYPICAL CHARACTERISTICS $25^{\circ} \mathrm{C}$, unless otherwise noted

$r_{\mathrm{ON}}$ vs. $\mathrm{V}_{\mathrm{COM}}$ and Supply Voltage


Supply Current vs. Temperature


$\mathrm{r}_{\mathrm{ON}}$ vs. Analog Voltage and Temperature (NC1)


Supply Current vs. Input Switching Frequency


Leakage vs. Analog Voltage

TYPICAL CHARACTERISTICS $25^{\circ} \mathrm{C}$, unless otherwise noted


Vishay Siliconix

## TEST CIRCUITS


$C_{L}$ (includes fixture and stray capacitance)

$$
v_{\text {OUT }}=v_{\text {COM }}\left(\frac{R_{L}}{R_{L}+R_{\text {ON }}}\right)
$$



Logic "1" = Switch On
Logic input waveforms inverted for switches that have the opposite logic sense.

Figure 1. Switching Time


Figure 2. Break-Before-Make Interval



IN depends on switch configuration: input polarity determined by sense of switch.

Figure 3. Charge Injection


Figure 4. Off-Isolation


Figure 5. Channel Off/On Capacitance

## PACKAGE OUTLINE

## MICRO FOOT: 10 BUMP ( $4 \times 3,0.5 \mathrm{~mm}$ PITCH, 0.238 mm BUMP HEIGHT)



Recommended Land Pattern


Top Side (Die Back)
$10 \times \varnothing 0.150 \sim 0.229$
Note b
Solder Mask $\varnothing$ ~Pad Diameter + 0.1


Notes (Unless Otherwise Specified):
a. Bump is Lead Free $\mathrm{Sn} / \mathrm{Ag} / \mathrm{Cu}$.
b. Non-solder mask defined copper landing pad.
c. Laser Mark on silicon die back; back-lapped, no coating. Shown is not actual marking; sample only.

| $\operatorname{Dim}$ | Millimeters $^{\mathbf{a}}$ |  | Inches |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| $\mathbf{A}$ | 0.688 | 0.753 | 0.0271 | 0.0296 |
| $\mathbf{A}_{\mathbf{1}}$ | 0.218 | 0.258 | 0.0086 | 0.0102 |
| $\mathbf{A}_{\mathbf{2}}$ | 0.470 | 0.495 | 0.0185 | 0.0195 |
| $\mathbf{b}$ | 0.306 | 0.346 | 0.0120 | 0.0136 |
| $\mathbf{D}$ | 1.980 | 2.020 | 0.0780 | 0.0795 |
| E | 1.480 | 1.520 | 0.0583 | 0.0598 |
| $\mathbf{e}$ | 0.5 BASIC |  | 0.0197 |  |
| BASIC |  |  |  |  |
| $\mathbf{S}$ | 0.230 | 0.270 | 0.0091 | 0.0106 |

Notes:
a. Use millimeters as the primary measurement.

[^0]
## Disclaimer

All product specifications and data are subject to change without notice.
Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.


[^0]:    Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?72961.

